<em id="nfx19"><form id="nfx19"><th id="nfx19"></th></form></em>
      <address id="nfx19"></address>

      <address id="nfx19"><nobr id="nfx19"></nobr></address>

          嵌入式Linux就業班馬上開課了 詳情點擊這兒

          嵌入式培訓
          研發與生產,請訪問網站:
          www.000114.com
          上海報名熱線:021-51875830
          北京報名熱線:010-51292078
          深圳報名熱線:4008699035
          南京報名熱線:025-68662821
          武漢報名熱線:027-50767718
          成都報名熱線:4008699035
          廣州報名熱線:
          020-61137349
          西安報名熱線:4008699035
            首 頁   手機閱讀模式   課程介紹   培訓報名   企業培訓   付款方式    講師介紹  關于我們  承接項目 開發板商城  學員評價 聯系我們
          嵌入式協處理器--FPGA
          FPGA項目實戰系列課程----
          嵌入式OS--3G手機操作系統
          嵌入式協處理器--DSP
          手機/網絡/動漫游戲開發
          嵌入式OS-Linux
          嵌入式CPU--ARM
          嵌入式OS--WinCE
          單片機培訓
          嵌入式硬件設計
          Altium Designer Layout高速硬件設計
          嵌入式OS--VxWorks
          PowerPC嵌入式系統/編譯器優化
          PLC編程/變頻器/數控/人機界面 
          開發語言/數據庫/軟硬件測試
          3G手機軟件測試、硬件測試
          芯片設計/大規模集成電路VLSI
          云計算、物聯網
          小型機系統管理
          其他類
          WEB在線客服
          南京WEB在線客服
          武漢WEB在線客服
          西安WEB在線客服
          廣州WEB在線客服
          點擊這里給我發消息  
          QQ客服一
          點擊這里給我發消息  
          QQ客服二
          點擊這里給我發消息
          QQ客服三
            雙休日、節假日及晚上可致電值班電話:021-51875830 值班手機:15921673576

          值班QQ:
          點擊這里給我發消息

          值班網頁在線客服,點擊交談:
           
          網頁在線客服

           
          合作伙伴/權機構
          教室
          FPGA培訓
          合作企業最新人才需求公告
          奧迪堅通訊系統(上海)有限公司
          (16人)
          上海貝爾阿爾卡特股份有限公司(12人) 
          冠捷半導體(上海)有限公司
          (9人)
          上海奧波電子有限公司(14人)
          北京華路時代信息技術有限公司
          (18人)
          上海寶康電子控制工程有限公司
          (6人)
          上海迅時通信設備有限公司(8人)
          上海天能電子有限公司(5人)
          曙海最新動態
          PowerPC培訓班圓滿結業[2012-12-17]
          TI 達芬奇開發高級培訓班圓滿結業[2012-12-6]
          iPhone培訓班圓滿結業[2012-12-3]
          FPGA高級培訓班圓滿結業[2012-11-20]
          DSP2000電機控制培訓班圓滿結業[2012-11-15]
          DSP6000系統開發培訓班圓滿結業[2012-11-10]
           
                SOC芯片設計系列培訓之DFT & Digital IC Testing
             入學要求

                  學員學習本課程應具備下列基礎知識:
                  ◆ 電路系統的基本概念。

             班級規模及環境
                 為了保證培訓效果,增加互動環節,我們堅持小班授課,每期報名人數限3到5人,多余人員安排到下一期進行。
             上課時間和地點
          上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈
          最近開課時間(周末班/連續班/晚班)
          DFT培訓班:2025年5月19日....--即將開課--......................
             學時
               ◆時長: 共一個月

                  ◆外地學員:代理安排食宿(需提前預定)
                  ☆注重質量
                  ☆邊講邊練

                  ☆合格學員免費推薦工作

                  ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

                  專注高端培訓15年,曙海提供的證書得到本行業的廣泛認可,學員的能力
                  得到大家的認同,受到用人單位的廣泛贊譽。

                  ★實驗設備請點擊這兒查看★
             最新優惠
                 ◆團體報名優惠措施:兩人95折優惠,三人或三人以上9折優惠 。注意:在讀學生憑學生證,即使一個人也優惠500元。
             質量保障

                  1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
                  2、培訓結束后免費提供半年的技術支持,充分保證培訓后出效果;
                  3、培訓合格學員可享受免費推薦就業機會。 ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質。專注高端培訓13年,曙海提供的證書得到本行業的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。

                    SOC芯片設計系列培訓之DFT & Digital IC Testing
          • Outlines

            Testing Components: That’s All You Have To Do In Testing

            Briefly speaking, they consist of internal tests, which are normally DFT oriented, functional tests, parametric tests and environment tests. This section is going to talk about what they are and how they impact your testing life.

            ATE & IC Testing: Too Expensive to Ignore It

            What cause ATEs expensive are the precision, speed, memory, channels and integration of digital and analog test functionalities. What do the ATE specs mean to you? Topics include waveforms, strobes, PMU, cost estimation, breakeven point calculation, etc. How they associate with IC testing. Availability and specifications of ATEs limit your design flow, test strategy and time-to-market.

            Trend in ATE: structural tester, low cost tester. What they do and how they reduce your cost.

            Traditional Testing: More Challenges And Expensive

            Event driven and cycle based tests. How people develop the functional patterns for digital IC: verilog testbench to VCD. Advantages and disadvantages of functional tests. ATEs and functional tests. What are parametric tests? Open/short tests. IDD Test. Output voltage testing. Input leakage testing, Tristate leakage test. Wafer sorting. Testing Pies (overlap of different type of patterns detecting faults).

            Test Economics: My Managers’ Jobs
            Moore’s cycle. Test preparation (DFT logics, test-related silicon., pattern generation, pattern simulation, and tester program generation). Test execution (DUT card design, probe cards, temperature generator, handler, drier, production test time, IC debugging, ATE cost). Test escape cost. Defect level (Yield loss vs Test coverage). Diagnosis, Failure analysis. Cost of failure at different stages. Time-to-market, time-to-yield.

            Test cycle (test time) calculation.
            Test economics drives DFT technology, low cost DFT oriented tester and standard test program.

            DFT Technology

             

            --Scan and Faults: Cornerstone Of DFT technology
            Common scan types. Scan variations. How scan work? Scan in ATPG. Scan in BIST. Scan in Boundary scan. DC scan, AC scan (LOS, LOC). How defects are modeled? Fault types.

            --Test Synthesis: Key To High Test Coverage And Design Penalty
            Scan insertion. Partial scan, full scan. Scan assembly, chain balance, lockup latch placement. Dealing with the multiple phase clocks. Bottom up and top down test synthesis. How to deal with multiple types of scan cells. Test Synthesis rules.

            -- DRC rules: The Bridges To Success
            Clock rules, bus (bidi) rules, AVI rules, data traction rules, memory test rules, scan tracing rules.

            --ATPG and Pattern generation: Let Machine Do It??
            ATPG algorithm. Procedures. True beauty of fault simulation. How to fault simulation functional patterns in ATPG? Bus contention in pattern generation. Abort limit. Sequential ATPG.

            Pre-shift, post-shift, end-measurement. Strobe edges: where do I put them (give out an example)
            Fault collapsing. Why ATPG untestable, why DI, UU, TI, BL, RE etc. What’s the atpg? effectiveness? What’s the test coverage and fault coverage? How do you calculate the test coverage? How to increase the test coverage? On chip PLL testing (new method in ac scan). Z masking, padding. Scan cell mask, outputs mask in transition faults.

            --BIST: Pros And Cons
            Memory faults. Memory testing methods. Embedded memory testing, at-speed memory testing. Logic BIST structural, the benefits and the penalty. LBIST flow: phase shift, PRPG, MISR, x-bounding. At-speed logic BIST. ATPG top-up in logic BIST design.

            --Boundary Scan: Don’t Think It’s Too Simple
            Structure of Boundary scan. Can control Memory BIST, LBIST, ATPG (state machine analysis plus an example). Can do board testing (JTAG technology, Asset International). An example on atpg through boundary scan.

            --Pattern Optimization and Technology: Great Area to Hammer DFT
            Pattern compression during ATPG. Pattern ordering. EDT technology, DBIST, XDBIST (deterministic BIST). Macro pattern, fault simulation. Transition pattern generation to iddq pattern generation.

             

            --Diagnosis: Did I Really Do Something Wrong?
            Scan logs. How many failed patterns you need to do diagnosis? What does the values mean in fault simulation and good simulation values. Memory BIST diagnosis. LBIST diagnosis: the difficult thing. How to correlate the pattern with signature?

            --IDDQ pattern generation and Analysis: This Is Analog!?
            IDDQ analysis. How leakage current estimated. Pull up, pull down in IDDQ pattern generation. Tristate in iddq pattern generation. How to efficiently generate IDDQ pattern. Delta IDDQ. Delta IDDQ in wafer sorting.

            --DFT flows: Yes, That’s Where I Am Now
            a) SOC test: directly test big memory through MBIST, macro test embedded small memory, black box analog module, ATPG, pattern simulation, mismatch debugging, diagnosis.
            b)Full scan.
            c) Multiple identical module testing: pin sharing; xor scanouts (aliasing)
            d) Fault simulating functional pattern, ATPG.
            e) LSSD design flow.
            f) MBIST flow
            g) LBIST flow

            IEEE Testing Standards and EDA Tools: Do They Matter to Me?
            Why each tester has its own hardware language?
            IEEE 1450.1 STIL: the new trend in test language. Structure, waveform definition. (an atpg with boundary scan example)
            IEEE 1450.6 CTL

            Engineering IC Debugging: DFT Engineers Hate It
            DC conductivity. Chain tests: diagonal chain pattern. Edge adjustments. Timing factor. DC, scan debugging. AC scan debugging. IDDQ debugging. Shmooing, strobe, clock edge, power supply setup. Two dimension shmooing. Three dimension shmooing. Clock dependency. Flaky results (an example scan chain debugging). Power on order. Probe clk, probe scan-enable. Setting up trigger. Calibration. Pattern qualification, verification.

            PAN-PAC TECHNOLOGY is a consulting oriented Hi-Tech company based at Portland, Oregon, USA, the 3rd largest semiconductor center in USA. Its focused area is for IC testing consulting, ATE analysis, Formal Verification consulting, analog design consulting etc.

             

           
          版 權 所 有: 上海曙海信息網絡科技有限公司 copyright 2000-2012
           
          上海總部培訓基地

          地址:上海市云屏路1399號26#新城金郡商務樓310。
          (地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
          郵編:201821
          熱線:021-51875830 32300767
          傳真:021-32300767
          業務手機:15921673576
          E-mail:officeoffice@126.com
          客服QQ: 849322415
          北京培訓基地

          地址:北京市昌平區沙河南街11號312室
          (地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看!
          熱線:010-51292078
          傳真:010-51292078
          業務手機:15701686205
          E-mail:qianru@51qianru.cn
          客服QQ:1243285887
          深圳培訓基地

          地址:深圳市環觀中路28號82#201室

          熱線:4008699035
          傳真:4008699035
          業務手機:4008699035

          郵編:518001
          信箱:qianru2@51qianru.cn
          客服QQ:2472106501
          南京培訓基地

          地址:江蘇省南京市棲霞區和燕路251號金港大廈B座2201室
          (地鐵一號線邁皋橋站1號出口旁,近南京火車站)
          熱線:025-68662821
          傳真:025-68662821
          郵編:210046
          信箱:qianru3@51qianru.cn
          客服QQ:1325341129
           
          成都培訓基地

          地址:四川省成都市高新區中和大道一段99號領館區1號1-3-2903 郵編:610031
          熱線:4008699035 業務手機:13540421960
          客服QQ:1325341129 E-mail:qianru4@51qianru.cn
          武漢培訓基地

          地址:湖北省武漢市江岸區漢江北路34號 九運大廈401室 郵編:430022
          熱線:4008699035
          客服QQ:849322415
          E-mail:qianru5@51qianru.cn
          廣州培訓基地

          地址:廣州市越秀區環市東路486號廣糧大廈1202室

          熱線:020-61137349
          傳真:020-61137349

          郵編:510075
          信箱:qianru6@51qianru.cn
          西安培訓基地

          地址:西安市高新區城南電子西街2號融僑紫薇2#402室

          熱線:4008699035
          業務手機:18392016509
          傳真:4008699035
          郵編:710054
          信箱:qianru7@51qianru.cn
           
          沈陽培訓基地

          地址:遼寧省沈陽市東陵渾南新區沈營路六宅臻品29-11-9 郵編:110179
          熱線:4008699035
          E-mail:qianru8@51qianru.cn
          鄭州培訓基地

          地址:鄭州市高新區雪松路錦華大廈401

          熱線:4008699035

          郵編:450001
          信箱:qianru9@51qianru.cn
          石家莊培訓基地

          地址:石家莊市高新區中山東路618號瑞景大廈1#802

          熱線:4008699035
          業務手機:13933071028
          傳真:4008699035
          郵編:050200
          信箱:qianru10@51qianru.cn
           

          雙休日、節假日及晚上可致電值班電話:021-51875830
          值班手機:15921673576


          備 案 號:滬ICP 備 05030316 號

          .(.2012.年12.月18.日.).......
          在線客服
          最新欧美精品一区二区三区